<?xml version="1.0" encoding="UTF-8"?> <system name="$${FILENAME}"> <component name="$${FILENAME}" displayName="$${FILENAME}" version="1.0" description="" tags="" categories="System" /> <parameter name="bonusData"><![CDATA[bonusData { element $${FILENAME} { } element LEDRs { datum _sortIndex { value = "5"; type = "int"; } } element LEDs { datum _sortIndex { value = "4"; type = "int"; } } element jtag_uart.avalon_jtag_slave { datum _lockedAddress { value = "0"; type = "boolean"; } datum baseAddress { value = "266496"; type = "String"; } } element clk_0 { datum _sortIndex { value = "0"; type = "int"; } } element lcd_16207_0.control_slave { datum _lockedAddress { value = "0"; type = "boolean"; } datum baseAddress { value = "266288"; type = "String"; } } element hex0 { datum _sortIndex { value = "8"; type = "int"; } datum sopceditor_expanded { value = "1"; type = "boolean"; } } element hex1 { datum _sortIndex { value = "9"; type = "int"; } } element hex2 { datum _sortIndex { value = "10"; type = "int"; } } element hex3 { datum _sortIndex { value = "11"; type = "int"; } } element hex4 { datum _sortIndex { value = "12"; type = "int"; } } element hex5 { datum _sortIndex { value = "13"; type = "int"; } } element hex6 { datum _sortIndex { value = "14"; type = "int"; } } element hex7 { datum _sortIndex { value = "15"; type = "int"; } } element nios2_processor.jtag_debug_module { datum _lockedAddress { value = "0"; type = "boolean"; } datum baseAddress { value = "264192"; type = "String"; } } element jtag_uart { datum _sortIndex { value = "3"; type = "int"; } } element lcd_16207_0 { datum _sortIndex { value = "16"; type = "int"; } } element lcd_blon { datum _sortIndex { value = "18"; type = "int"; } } element lcd_on { datum _sortIndex { value = "17"; type = "int"; } } element nios2_processor { datum _sortIndex { value = "1"; type = "int"; } } element onchip_memory { datum _sortIndex { value = "2"; type = "int"; } } element push_switches { datum _sortIndex { value = "7"; type = "int"; } } element hex7.s1 { datum _lockedAddress { value = "0"; type = "boolean"; } datum baseAddress { value = "266304"; type = "String"; } } element hex2.s1 { datum _lockedAddress { value = "0"; type = "boolean"; } datum baseAddress { value = "266384"; type = "String"; } } element onchip_memory.s1 { datum _lockedAddress { value = "1"; type = "boolean"; } datum baseAddress { value = "0"; type = "String"; } } element lcd_on.s1 { datum baseAddress { value = "266256"; type = "String"; } } element lcd_blon.s1 { datum baseAddress { value = "266272"; type = "String"; } } element hex6.s1 { datum _lockedAddress { value = "0"; type = "boolean"; } datum baseAddress { value = "266320"; type = "String"; } } element LEDs.s1 { datum _lockedAddress { value = "0"; type = "boolean"; } datum baseAddress { value = "266480"; type = "String"; } } element hex0.s1 { datum _lockedAddress { value = "0"; type = "boolean"; } datum baseAddress { value = "266416"; type = "String"; } } element LEDRs.s1 { datum _lockedAddress { value = "0"; type = "boolean"; } datum baseAddress { value = "266464"; type = "String"; } } element switches.s1 { datum _lockedAddress { value = "0"; type = "boolean"; } datum baseAddress { value = "266448"; type = "String"; } } element hex1.s1 { datum _lockedAddress { value = "0"; type = "boolean"; } datum baseAddress { value = "266400"; type = "String"; } } element push_switches.s1 { datum _lockedAddress { value = "0"; type = "boolean"; } datum baseAddress { value = "266432"; type = "String"; } } element hex5.s1 { datum _lockedAddress { value = "0"; type = "boolean"; } datum baseAddress { value = "266336"; type = "String"; } } element hex4.s1 { datum _lockedAddress { value = "0"; type = "boolean"; } datum baseAddress { value = "266352"; type = "String"; } } element hex3.s1 { datum _lockedAddress { value = "0"; type = "boolean"; } datum baseAddress { value = "266368"; type = "String"; } } element switches { datum _sortIndex { value = "6"; type = "int"; } } } ]]></parameter> <parameter name="clockCrossingAdapter" value="HANDSHAKE" /> <parameter name="device" value="EP4CE115F29C7" /> <parameter name="deviceFamily" value="Cyclone IV E" /> <parameter name="deviceSpeedGrade" value="7" /> <parameter name="fabricMode" value="QSYS" /> <parameter name="generateLegacySim" value="false" /> <parameter name="generationId" value="0" /> <parameter name="globalResetBus" value="false" /> <parameter name="hdlLanguage" value="VERILOG" /> <parameter name="maxAdditionalLatency" value="1" /> <parameter name="projectName" value="lights.qpf" /> <parameter name="sopcBorderPoints" value="false" /> <parameter name="systemHash" value="1" /> <parameter name="timeStamp" value="1480596217895" /> <parameter name="useTestBenchNamingPattern" value="false" /> <instanceScript></instanceScript> <interface name="clk" internal="clk_0.clk_in" type="clock" dir="end" /> <interface name="leds" internal="LEDs.external_connection" type="conduit" dir="end" /> <interface name="reset" internal="clk_0.clk_in_reset" type="reset" dir="end" /> <interface name="ledrs" internal="LEDRs.external_connection" type="conduit" dir="end" /> <interface name="switches" internal="switches.external_connection" type="conduit" dir="end" /> <interface name="push_switches" internal="push_switches.external_connection" type="conduit" dir="end" /> <interface name="hex0" internal="hex0.external_connection" type="conduit" dir="end" /> <interface name="hex1" internal="hex1.external_connection" type="conduit" dir="end" /> <interface name="hex2" internal="hex2.external_connection" type="conduit" dir="end" /> <interface name="hex3" internal="hex3.external_connection" type="conduit" dir="end" /> <interface name="hex4" internal="hex4.external_connection" type="conduit" dir="end" /> <interface name="hex5" internal="hex5.external_connection" type="conduit" dir="end" /> <interface name="hex6" internal="hex6.external_connection" type="conduit" dir="end" /> <interface name="hex7" internal="hex7.external_connection" type="conduit" dir="end" /> <interface name="lcd_16207_0" internal="lcd_16207_0.external" type="conduit" dir="end" /> <interface name="lcd_on" internal="lcd_on.external_connection" type="conduit" dir="end" /> <interface name="lcd_blon" internal="lcd_blon.external_connection" type="conduit" dir="end" /> <module kind="clock_source" version="13.0" enabled="1" name="clk_0"> <parameter name="clockFrequency" value="50000000" /> <parameter name="clockFrequencyKnown" value="true" /> <parameter name="inputClockFrequency" value="0" /> <parameter name="resetSynchronousEdges" value="NONE" /> </module> <module kind="altera_nios2_qsys" version="13.0" enabled="1" name="nios2_processor"> <parameter name="setting_showUnpublishedSettings" value="false" /> <parameter name="setting_showInternalSettings" value="false" /> <parameter name="setting_preciseSlaveAccessErrorException" value="false" /> <parameter name="setting_preciseIllegalMemAccessException" value="false" /> <parameter name="setting_preciseDivisionErrorException" value="false" /> <parameter name="setting_performanceCounter" value="false" /> <parameter name="setting_illegalMemAccessDetection" value="false" /> <parameter name="setting_illegalInstructionsTrap" value="false" /> <parameter name="setting_fullWaveformSignals" value="false" /> <parameter name="setting_extraExceptionInfo" value="false" /> <parameter name="setting_exportPCB" value="false" /> <parameter name="setting_debugSimGen" value="false" /> <parameter name="setting_clearXBitsLDNonBypass" value="true" /> <parameter name="setting_bit31BypassDCache" value="true" /> <parameter name="setting_bigEndian" value="false" /> <parameter name="setting_export_large_RAMs" value="false" /> <parameter name="setting_asic_enabled" value="false" /> <parameter name="setting_asic_synopsys_translate_on_off" value="false" /> <parameter name="setting_oci_export_jtag_signals" value="false" /> <parameter name="setting_bhtIndexPcOnly" value="false" /> <parameter name="setting_avalonDebugPortPresent" value="false" /> <parameter name="setting_alwaysEncrypt" value="true" /> <parameter name="setting_allowFullAddressRange" value="false" /> <parameter name="setting_activateTrace" value="true" /> <parameter name="setting_activateTestEndChecker" value="false" /> <parameter name="setting_activateMonitors" value="true" /> <parameter name="setting_activateModelChecker" value="false" /> <parameter name="setting_HDLSimCachesCleared" value="true" /> <parameter name="setting_HBreakTest" value="false" /> <parameter name="muldiv_divider" value="false" /> <parameter name="mpu_useLimit" value="false" /> <parameter name="mpu_enabled" value="false" /> <parameter name="mmu_enabled" value="false" /> <parameter name="mmu_autoAssignTlbPtrSz" value="true" /> <parameter name="manuallyAssignCpuID" value="true" /> <parameter name="debug_triggerArming" value="true" /> <parameter name="debug_embeddedPLL" value="true" /> <parameter name="debug_debugReqSignals" value="false" /> <parameter name="debug_assignJtagInstanceID" value="false" /> <parameter name="dcache_omitDataMaster" value="false" /> <parameter name="cpuReset" value="false" /> <parameter name="is_hardcopy_compatible" value="false" /> <parameter name="setting_shadowRegisterSets" value="0" /> <parameter name="mpu_numOfInstRegion" value="8" /> <parameter name="mpu_numOfDataRegion" value="8" /> <parameter name="mmu_TLBMissExcOffset" value="0" /> <parameter name="debug_jtagInstanceID" value="0" /> <parameter name="resetOffset" value="0" /> <parameter name="exceptionOffset" value="32" /> <parameter name="cpuID" value="0" /> <parameter name="cpuID_stored" value="0" /> <parameter name="breakOffset" value="32" /> <parameter name="userDefinedSettings" value="" /> <parameter name="resetSlave" value="onchip_memory.s1" /> <parameter name="mmu_TLBMissExcSlave" value="None" /> <parameter name="exceptionSlave" value="onchip_memory.s1" /> <parameter name="breakSlave">nios2_processor.jtag_debug_module</parameter> <parameter name="setting_perfCounterWidth" value="32" /> <parameter name="setting_interruptControllerType" value="Internal" /> <parameter name="setting_branchPredictionType" value="Automatic" /> <parameter name="setting_bhtPtrSz" value="8" /> <parameter name="muldiv_multiplierType" value="EmbeddedMulFast" /> <parameter name="mpu_minInstRegionSize" value="12" /> <parameter name="mpu_minDataRegionSize" value="12" /> <parameter name="mmu_uitlbNumEntries" value="4" /> <parameter name="mmu_udtlbNumEntries" value="6" /> <parameter name="mmu_tlbPtrSz" value="7" /> <parameter name="mmu_tlbNumWays" value="16" /> <parameter name="mmu_processIDNumBits" value="8" /> <parameter name="impl" value="Tiny" /> <parameter name="icache_size" value="4096" /> <parameter name="icache_tagramBlockType" value="Automatic" /> <parameter name="icache_ramBlockType" value="Automatic" /> <parameter name="icache_numTCIM" value="0" /> <parameter name="icache_burstType" value="None" /> <parameter name="dcache_bursts" value="false" /> <parameter name="dcache_victim_buf_impl" value="ram" /> <parameter name="debug_level" value="Level1" /> <parameter name="debug_OCIOnchipTrace" value="_128" /> <parameter name="dcache_size" value="2048" /> <parameter name="dcache_tagramBlockType" value="Automatic" /> <parameter name="dcache_ramBlockType" value="Automatic" /> <parameter name="dcache_numTCDM" value="0" /> <parameter name="dcache_lineSize" value="32" /> <parameter name="setting_exportvectors" value="false" /> <parameter name="setting_ecc_present" value="false" /> <parameter name="regfile_ramBlockType" value="Automatic" /> <parameter name="ocimem_ramBlockType" value="Automatic" /> <parameter name="mmu_ramBlockType" value="Automatic" /> <parameter name="bht_ramBlockType" value="Automatic" /> <parameter name="instAddrWidth" value="19" /> <parameter name="dataAddrWidth" value="19" /> <parameter name="tightlyCoupledDataMaster0AddrWidth" value="1" /> <parameter name="tightlyCoupledDataMaster1AddrWidth" value="1" /> <parameter name="tightlyCoupledDataMaster2AddrWidth" value="1" /> <parameter name="tightlyCoupledDataMaster3AddrWidth" value="1" /> <parameter name="tightlyCoupledInstructionMaster0AddrWidth" value="1" /> <parameter name="tightlyCoupledInstructionMaster1AddrWidth" value="1" /> <parameter name="tightlyCoupledInstructionMaster2AddrWidth" value="1" /> <parameter name="tightlyCoupledInstructionMaster3AddrWidth" value="1" /> <parameter name="instSlaveMapParam"><![CDATA[<address-map><slave name='onchip_memory.s1' start='0x0' end='0x32000' /><slave name='nios2_processor.jtag_debug_module' start='0x40800' end='0x41000' /></address-map>]]></parameter> <parameter name="dataSlaveMapParam"><![CDATA[<address-map><slave name='onchip_memory.s1' start='0x0' end='0x32000' /><slave name='nios2_processor.jtag_debug_module' start='0x40800' end='0x41000' /><slave name='lcd_on.s1' start='0x41010' end='0x41020' /><slave name='lcd_blon.s1' start='0x41020' end='0x41030' /><slave name='lcd_16207_0.control_slave' start='0x41030' end='0x41040' /><slave name='hex7.s1' start='0x41040' end='0x41050' /><slave name='hex6.s1' start='0x41050' end='0x41060' /><slave name='hex5.s1' start='0x41060' end='0x41070' /><slave name='hex4.s1' start='0x41070' end='0x41080' /><slave name='hex3.s1' start='0x41080' end='0x41090' /><slave name='hex2.s1' start='0x41090' end='0x410A0' /><slave name='hex1.s1' start='0x410A0' end='0x410B0' /><slave name='hex0.s1' start='0x410B0' end='0x410C0' /><slave name='push_switches.s1' start='0x410C0' end='0x410D0' /><slave name='switches.s1' start='0x410D0' end='0x410E0' /><slave name='LEDRs.s1' start='0x410E0' end='0x410F0' /><slave name='LEDs.s1' start='0x410F0' end='0x41100' /><slave name='jtag_uart.avalon_jtag_slave' start='0x41100' end='0x41108' /></address-map>]]></parameter> <parameter name="clockFrequency" value="50000000" /> <parameter name="deviceFamilyName" value="Cyclone IV E" /> <parameter name="internalIrqMaskSystemInfo" value="32" /> <parameter name="customInstSlavesSystemInfo" value="<info/>" /> <parameter name="deviceFeaturesSystemInfo">ADDRESS_STALL 1 CELL_LEVEL_BACK_ANNOTATION_DISABLED 0 COMPILER_SUPPORT 1 DSP 0 DSP_SHIFTER_BLOCK 0 DUMP_ASM_LAB_BITS_FOR_POWER 1 EMUL 1 ENABLE_ADVANCED_IO_ANALYSIS_GUI_FEATURES 1 EPCS 1 ESB 0 FAKE1 0 FAKE2 0 FAKE3 0 FAMILY_LEVEL_INSTALLATION_ONLY 1 FITTER_USE_FALLING_EDGE_DELAY 0 GENERATE_DC_ON_CURRENT_WARNING_FOR_INTERNAL_CLAMPING_DIODE 0 HARDCOPY 0 HAS_18_BIT_MULTS 0 HAS_ACE_SUPPORT 1 HAS_ADJUSTABLE_OUTPUT_IO_TIMING_MEAS_POINT 0 HAS_ADVANCED_IO_INVERTED_CORNER 0 HAS_ADVANCED_IO_POWER_SUPPORT 1 HAS_ADVANCED_IO_TIMING_SUPPORT 1 HAS_ALM_SUPPORT 0 HAS_ATOM_AND_ROUTING_POWER_MODELED_TOGETHER 0 HAS_AUTO_DERIVE_CLOCK_UNCERTAINTY_SUPPORT 0 HAS_AUTO_FIT_SUPPORT 1 HAS_BALANCED_OPT_TECHNIQUE_SUPPORT 1 HAS_BENEFICIAL_SKEW_SUPPORT 1 HAS_BITLEVEL_DRIVE_STRENGTH_CONTROL 1 HAS_BSDL_FILE_GENERATION 1 HAS_CGA_SUPPORT 1 HAS_CHECK_NETLIST_SUPPORT 0 HAS_CLOCK_REGION_CHECKER_ENABLED 1 HAS_CORE_JUNCTION_TEMP_DERATING 0 HAS_CROSSTALK_SUPPORT 0 HAS_CUSTOM_REGION_SUPPORT 1 HAS_DAP_JTAG_FROM_HPS 0 HAS_DATA_DRIVEN_ACVQ_HSSI_SUPPORT 0 HAS_DDB_FDI_SUPPORT 0 HAS_DESIGN_ANALYZER_SUPPORT 1 HAS_DETAILED_IO_RAIL_POWER_MODEL 1 HAS_DETAILED_LEIM_STATIC_POWER_MODEL 1 HAS_DETAILED_LE_POWER_MODEL 1 HAS_DETAILED_ROUTING_MUX_STATIC_POWER_MODEL 1 HAS_DETAILED_THERMAL_CIRCUIT_PARAMETER_SUPPORT 1 HAS_DEVICE_MIGRATION_SUPPORT 1 HAS_DIAGONAL_MIGRATION_SUPPORT 0 HAS_EMIF_TOOLKIT_SUPPORT 0 HAS_ERROR_DETECTION_SUPPORT 0 HAS_FAMILY_VARIANT_MIGRATION_SUPPORT 0 HAS_FANOUT_FREE_NODE_SUPPORT 1 HAS_FAST_FIT_SUPPORT 1 HAS_FITTER_EARLY_TIMING_ESTIMATE_SUPPORT 1 HAS_FITTER_ECO_SUPPORT 1 HAS_FIT_NETLIST_OPT_RETIME_SUPPORT 1 HAS_FIT_NETLIST_OPT_SUPPORT 1 HAS_FORMAL_VERIFICATION_SUPPORT 1 HAS_FPGA_XCHANGE_SUPPORT 1 HAS_FSAC_LUTRAM_REGISTER_PACKING_SUPPORT 0 HAS_FULL_DAT_MIN_TIMING_SUPPORT 1 HAS_FULL_INCREMENTAL_DESIGN_SUPPORT 1 HAS_FUNCTIONAL_SIMULATION_SUPPORT 1 HAS_FUNCTIONAL_VERILOG_SIMULATION_SUPPORT 0 HAS_FUNCTIONAL_VHDL_SIMULATION_SUPPORT 0 HAS_GLITCH_FILTERING_SUPPORT 1 HAS_HC_READY_SUPPORT 0 HAS_HIGH_SPEED_LOW_POWER_TILE_SUPPORT 0 HAS_HOLD_TIME_AVOIDANCE_ACROSS_CLOCK_SPINE_SUPPORT 1 HAS_HSPICE_WRITER_SUPPORT 1 HAS_HSSI_POWER_CALCULATOR 0 HAS_IBISO_WRITER_SUPPORT 0 HAS_INCREMENTAL_DAT_SUPPORT 1 HAS_INCREMENTAL_SYNTHESIS_SUPPORT 1 HAS_INTERFACE_PLANNER_SUPPORT 0 HAS_IO_ASSIGNMENT_ANALYSIS_SUPPORT 1 HAS_IO_DECODER 0 HAS_IO_PLACEMENT_OPTIMIZATION_SUPPORT 1 HAS_IO_SMART_RECOMPILE_SUPPORT 0 HAS_JITTER_SUPPORT 1 HAS_JTAG_SLD_HUB_SUPPORT 1 HAS_LIMITED_TCL_FITTER_SUPPORT 0 HAS_LOGIC_LOCK_SUPPORT 1 HAS_MICROPROCESSOR 0 HAS_MIF_SMART_COMPILE_SUPPORT 1 HAS_MINMAX_TIMING_MODELING_SUPPORT 1 HAS_MIN_TIMING_ANALYSIS_SUPPORT 1 HAS_MUX_RESTRUCTURE_SUPPORT 1 HAS_NEW_HC_FLOW_SUPPORT 0 HAS_NEW_SERDES_MAX_RESOURCE_COUNT_REPORTING_SUPPORT 1 HAS_NEW_VPR_SUPPORT 1 HAS_NONSOCKET_TECHNOLOGY_MIGRATION_SUPPORT 0 HAS_NO_HARDBLOCK_PARTITION_SUPPORT 0 HAS_NO_JTAG_USERCODE_SUPPORT 0 HAS_OPERATING_SETTINGS_AND_CONDITIONS_REPORTING_SUPPORT 1 HAS_PAD_LOCATION_ASSIGNMENT_SUPPORT 0 HAS_PARTIAL_RECONFIG_SUPPORT 0 HAS_PHYSICAL_NETLIST_OUTPUT 0 HAS_PHYSICAL_ROUTING_SUPPORT 0 HAS_PIN_SPECIFIC_VOLTAGE_SUPPORT 1 HAS_PLDM_REF_SUPPORT 1 HAS_POWER_ESTIMATION_SUPPORT 1 HAS_PRELIMINARY_CLOCK_UNCERTAINTY_NUMBERS 0 HAS_PRE_FITTER_FPP_SUPPORT 0 HAS_PRE_FITTER_LUTRAM_NETLIST_CHECKER_ENABLED 0 HAS_PVA_SUPPORT 1 HAS_RCF_SUPPORT 1 HAS_RCF_SUPPORT_FOR_DEBUGGING 0 HAS_RED_BLACK_SEPARATION_SUPPORT 0 HAS_RE_LEVEL_TIMING_GRAPH_SUPPORT 1 HAS_RISEFALL_DELAY_SUPPORT 1 HAS_SIGNAL_PROBE_SUPPORT 1 HAS_SIGNAL_TAP_SUPPORT 1 HAS_SIMULATOR_SUPPORT 0 HAS_SPLIT_IO_SUPPORT 1 HAS_SPLIT_LC_SUPPORT 1 HAS_SYNTH_FSYN_NETLIST_OPT_SUPPORT 1 HAS_SYNTH_NETLIST_OPT_RETIME_SUPPORT 1 HAS_SYNTH_NETLIST_OPT_SUPPORT 1 HAS_TCL_FITTER_SUPPORT 0 HAS_TECHNOLOGY_MIGRATION_SUPPORT 0 HAS_TEMPLATED_REGISTER_PACKING_SUPPORT 1 HAS_TIME_BORROWING_SUPPORT 0 HAS_TIMING_DRIVEN_SYNTHESIS_SUPPORT 1 HAS_TIMING_INFO_SUPPORT 1 HAS_TIMING_OPERATING_CONDITIONS 1 HAS_TIMING_SIMULATION_SUPPORT 1 HAS_TITAN_BASED_MAC_REGISTER_PACKER_SUPPORT 0 HAS_U2B2_SUPPORT 0 HAS_USER_HIGH_SPEED_LOW_POWER_TILE_SUPPORT 0 HAS_USE_FITTER_INFO_SUPPORT 1 HAS_VCCPD_POWER_RAIL 0 HAS_VERTICAL_MIGRATION_SUPPORT 1 HAS_VIEWDRAW_SYMBOL_SUPPORT 0 HAS_VIO_SUPPORT 1 HAS_VIRTUAL_DEVICES 0 HAS_WYSIWYG_DFFEAS_SUPPORT 1 HAS_XIBISO_WRITER_SUPPORT 1 IFP_USE_LEGACY_IO_CHECKER 0 INCREMENTAL_DESIGN_SUPPORTS_COMPATIBLE_CONSTRAINTS 1 INSTALLED 0 IS_CONFIG_ROM 0 IS_DEFAULT_FAMILY 0 IS_HARDCOPY_FAMILY 0 LVDS_IO 1 M10K_MEMORY 0 M144K_MEMORY 0 M20K_MEMORY 0 M4K_MEMORY 0 M512_MEMORY 0 M9K_MEMORY 1 MLAB_MEMORY 0 MRAM_MEMORY 0 NOT_LISTED 0 NO_RPE_SUPPORT 0 NO_SUPPORT_FOR_LOGICLOCK_CONTENT_BACK_ANNOTATION 1 NO_SUPPORT_FOR_STA_CLOCK_UNCERTAINTY_CHECK 0 NO_TDC_SUPPORT 0 POSTFIT_BAK_DATABASE_EXPORT_ENABLED 1 POSTMAP_BAK_DATABASE_EXPORT_ENABLED 1 PROGRAMMER_SUPPORT 1 QFIT_IN_DEVELOPMENT 0 QMAP_IN_DEVELOPMENT 0 RAM_LOGICAL_NAME_CHECKING_IN_CUT_ENABLED 1 REPORTS_METASTABILITY_MTBF 1 REQUIRES_INSTALLATION_PATCH 0 REQUIRES_LIST_OF_TEMPERATURE_AND_VOLTAGE_OPERATING_CONDITIONS 1 RESERVES_SIGNAL_PROBE_PINS 0 RESOLVE_MAX_FANOUT_EARLY 1 RESOLVE_MAX_FANOUT_LATE 0 RESPECTS_FIXED_SIZED_LOCKED_LOCATION_LOGICLOCK 1 RESTRICTED_USER_SELECTION 0 RISEFALL_SUPPORT_IS_HIDDEN 0 STRICT_TIMING_DB_CHECKS 0 SUPPORTS_ADDITIONAL_OPTIONS_FOR_UNUSED_IO 0 SUPPORTS_CRC 1 SUPPORTS_DIFFERENTIAL_AIOT_BOARD_TRACE_MODEL 1 SUPPORTS_DSP_BALANCING_BACK_ANNOTATION 0 SUPPORTS_GENERATION_OF_EARLY_POWER_ESTIMATOR_FILE 1 SUPPORTS_GLOBAL_SIGNAL_BACK_ANNOTATION 0 SUPPORTS_MAC_CHAIN_OUT_ADDER 0 SUPPORTS_RAM_PACKING_BACK_ANNOTATION 0 SUPPORTS_REG_PACKING_BACK_ANNOTATION 0 SUPPORTS_SIGNALPROBE_REGISTER_PIPELINING 1 SUPPORTS_SINGLE_ENDED_AIOT_BOARD_TRACE_MODEL 1 SUPPORTS_USER_MANUAL_LOGIC_DUPLICATION 1 TMV_RUN_CUSTOMIZABLE_VIEWER 1 TMV_RUN_INTERNAL_DETAILS 1 TMV_RUN_INTERNAL_DETAILS_ON_IO 0 TMV_RUN_INTERNAL_DETAILS_ON_IOBUF 1 TMV_RUN_INTERNAL_DETAILS_ON_LCELL 0 TMV_RUN_INTERNAL_DETAILS_ON_LRAM 0 TRANSCEIVER_3G_BLOCK 0 TRANSCEIVER_6G_BLOCK 0 USES_ACV_FOR_FLED 1 USES_ADB_FOR_BACK_ANNOTATION 1 USES_ALTERA_LNSIM 0 USES_ASIC_ROUTING_POWER_CALCULATOR 0 USES_DATA_DRIVEN_PLL_COMPUTATION_UTIL 1 USES_DEV 1 USES_ICP_FOR_ECO_FITTER 0 USES_LIBERTY_TIMING 0 USES_POWER_SIGNAL_ACTIVITIES 1 USES_THIRD_GENERATION_TIMING_MODELS_TIS 1 USES_U2B2_TIMING_MODELS 0 USE_ADVANCED_IO_POWER_BY_DEFAULT 1 USE_ADVANCED_IO_TIMING_BY_DEFAULT 1 USE_BASE_FAMILY_DDB_PATH 0 USE_OCT_AUTO_CALIBRATION 1 USE_RELAX_IO_ASSIGNMENT_RULES 0 USE_RISEFALL_ONLY 1 USE_SEPARATE_LIST_FOR_TECH_MIGRATION 0 USE_SINGLE_COMPILER_PASS_PLL_MIF_FILE_WRITER 1 USE_TITAN_IO_BASED_IO_REGISTER_PACKER_UTIL 0 WYSIWYG_BUS_WIDTH_CHECKING_IN_CUT_ENABLED 1</parameter> <parameter name="tightlyCoupledDataMaster0MapParam" value="" /> <parameter name="tightlyCoupledDataMaster1MapParam" value="" /> <parameter name="tightlyCoupledDataMaster2MapParam" value="" /> <parameter name="tightlyCoupledDataMaster3MapParam" value="" /> <parameter name="tightlyCoupledInstructionMaster0MapParam" value="" /> <parameter name="tightlyCoupledInstructionMaster1MapParam" value="" /> <parameter name="tightlyCoupledInstructionMaster2MapParam" value="" /> <parameter name="tightlyCoupledInstructionMaster3MapParam" value="" /> </module> <module kind="altera_avalon_onchip_memory2" version="13.0.1.99.2" enabled="1" name="onchip_memory"> <parameter name="allowInSystemMemoryContentEditor" value="false" /> <parameter name="blockType" value="AUTO" /> <parameter name="dataWidth" value="32" /> <parameter name="dualPort" value="false" /> <parameter name="initMemContent" value="true" /> <parameter name="initializationFileName" value="onchip_mem.hex" /> <parameter name="instanceID" value="NONE" /> <parameter name="memorySize" value="204800" /> <parameter name="readDuringWriteMode" value="DONT_CARE" /> <parameter name="simAllowMRAMContentsFile" value="false" /> <parameter name="simMemInitOnlyFilename" value="0" /> <parameter name="singleClockOperation" value="false" /> <parameter name="slave1Latency" value="1" /> <parameter name="slave2Latency" value="1" /> <parameter name="useNonDefaultInitFile" value="false" /> <parameter name="useShallowMemBlocks" value="false" /> <parameter name="writable" value="true" /> <parameter name="autoInitializationFileName">$${FILENAME}_onchip_memory</parameter> <parameter name="deviceFamily" value="Cyclone IV E" /> <parameter name="deviceFeatures">ADDRESS_STALL 1 CELL_LEVEL_BACK_ANNOTATION_DISABLED 0 COMPILER_SUPPORT 1 DSP 0 DSP_SHIFTER_BLOCK 0 DUMP_ASM_LAB_BITS_FOR_POWER 1 EMUL 1 ENABLE_ADVANCED_IO_ANALYSIS_GUI_FEATURES 1 EPCS 1 ESB 0 FAKE1 0 FAKE2 0 FAKE3 0 FAMILY_LEVEL_INSTALLATION_ONLY 1 FITTER_USE_FALLING_EDGE_DELAY 0 GENERATE_DC_ON_CURRENT_WARNING_FOR_INTERNAL_CLAMPING_DIODE 0 HARDCOPY 0 HAS_18_BIT_MULTS 0 HAS_ACE_SUPPORT 1 HAS_ADJUSTABLE_OUTPUT_IO_TIMING_MEAS_POINT 0 HAS_ADVANCED_IO_INVERTED_CORNER 0 HAS_ADVANCED_IO_POWER_SUPPORT 1 HAS_ADVANCED_IO_TIMING_SUPPORT 1 HAS_ALM_SUPPORT 0 HAS_ATOM_AND_ROUTING_POWER_MODELED_TOGETHER 0 HAS_AUTO_DERIVE_CLOCK_UNCERTAINTY_SUPPORT 0 HAS_AUTO_FIT_SUPPORT 1 HAS_BALANCED_OPT_TECHNIQUE_SUPPORT 1 HAS_BENEFICIAL_SKEW_SUPPORT 1 HAS_BITLEVEL_DRIVE_STRENGTH_CONTROL 1 HAS_BSDL_FILE_GENERATION 1 HAS_CGA_SUPPORT 1 HAS_CHECK_NETLIST_SUPPORT 0 HAS_CLOCK_REGION_CHECKER_ENABLED 1 HAS_CORE_JUNCTION_TEMP_DERATING 0 HAS_CROSSTALK_SUPPORT 0 HAS_CUSTOM_REGION_SUPPORT 1 HAS_DAP_JTAG_FROM_HPS 0 HAS_DATA_DRIVEN_ACVQ_HSSI_SUPPORT 0 HAS_DDB_FDI_SUPPORT 0 HAS_DESIGN_ANALYZER_SUPPORT 1 HAS_DETAILED_IO_RAIL_POWER_MODEL 1 HAS_DETAILED_LEIM_STATIC_POWER_MODEL 1 HAS_DETAILED_LE_POWER_MODEL 1 HAS_DETAILED_ROUTING_MUX_STATIC_POWER_MODEL 1 HAS_DETAILED_THERMAL_CIRCUIT_PARAMETER_SUPPORT 1 HAS_DEVICE_MIGRATION_SUPPORT 1 HAS_DIAGONAL_MIGRATION_SUPPORT 0 HAS_EMIF_TOOLKIT_SUPPORT 0 HAS_ERROR_DETECTION_SUPPORT 0 HAS_FAMILY_VARIANT_MIGRATION_SUPPORT 0 HAS_FANOUT_FREE_NODE_SUPPORT 1 HAS_FAST_FIT_SUPPORT 1 HAS_FITTER_EARLY_TIMING_ESTIMATE_SUPPORT 1 HAS_FITTER_ECO_SUPPORT 1 HAS_FIT_NETLIST_OPT_RETIME_SUPPORT 1 HAS_FIT_NETLIST_OPT_SUPPORT 1 HAS_FORMAL_VERIFICATION_SUPPORT 1 HAS_FPGA_XCHANGE_SUPPORT 1 HAS_FSAC_LUTRAM_REGISTER_PACKING_SUPPORT 0 HAS_FULL_DAT_MIN_TIMING_SUPPORT 1 HAS_FULL_INCREMENTAL_DESIGN_SUPPORT 1 HAS_FUNCTIONAL_SIMULATION_SUPPORT 1 HAS_FUNCTIONAL_VERILOG_SIMULATION_SUPPORT 0 HAS_FUNCTIONAL_VHDL_SIMULATION_SUPPORT 0 HAS_GLITCH_FILTERING_SUPPORT 1 HAS_HC_READY_SUPPORT 0 HAS_HIGH_SPEED_LOW_POWER_TILE_SUPPORT 0 HAS_HOLD_TIME_AVOIDANCE_ACROSS_CLOCK_SPINE_SUPPORT 1 HAS_HSPICE_WRITER_SUPPORT 1 HAS_HSSI_POWER_CALCULATOR 0 HAS_IBISO_WRITER_SUPPORT 0 HAS_INCREMENTAL_DAT_SUPPORT 1 HAS_INCREMENTAL_SYNTHESIS_SUPPORT 1 HAS_INTERFACE_PLANNER_SUPPORT 0 HAS_IO_ASSIGNMENT_ANALYSIS_SUPPORT 1 HAS_IO_DECODER 0 HAS_IO_PLACEMENT_OPTIMIZATION_SUPPORT 1 HAS_IO_SMART_RECOMPILE_SUPPORT 0 HAS_JITTER_SUPPORT 1 HAS_JTAG_SLD_HUB_SUPPORT 1 HAS_LIMITED_TCL_FITTER_SUPPORT 0 HAS_LOGIC_LOCK_SUPPORT 1 HAS_MICROPROCESSOR 0 HAS_MIF_SMART_COMPILE_SUPPORT 1 HAS_MINMAX_TIMING_MODELING_SUPPORT 1 HAS_MIN_TIMING_ANALYSIS_SUPPORT 1 HAS_MUX_RESTRUCTURE_SUPPORT 1 HAS_NEW_HC_FLOW_SUPPORT 0 HAS_NEW_SERDES_MAX_RESOURCE_COUNT_REPORTING_SUPPORT 1 HAS_NEW_VPR_SUPPORT 1 HAS_NONSOCKET_TECHNOLOGY_MIGRATION_SUPPORT 0 HAS_NO_HARDBLOCK_PARTITION_SUPPORT 0 HAS_NO_JTAG_USERCODE_SUPPORT 0 HAS_OPERATING_SETTINGS_AND_CONDITIONS_REPORTING_SUPPORT 1 HAS_PAD_LOCATION_ASSIGNMENT_SUPPORT 0 HAS_PARTIAL_RECONFIG_SUPPORT 0 HAS_PHYSICAL_NETLIST_OUTPUT 0 HAS_PHYSICAL_ROUTING_SUPPORT 0 HAS_PIN_SPECIFIC_VOLTAGE_SUPPORT 1 HAS_PLDM_REF_SUPPORT 1 HAS_POWER_ESTIMATION_SUPPORT 1 HAS_PRELIMINARY_CLOCK_UNCERTAINTY_NUMBERS 0 HAS_PRE_FITTER_FPP_SUPPORT 0 HAS_PRE_FITTER_LUTRAM_NETLIST_CHECKER_ENABLED 0 HAS_PVA_SUPPORT 1 HAS_RCF_SUPPORT 1 HAS_RCF_SUPPORT_FOR_DEBUGGING 0 HAS_RED_BLACK_SEPARATION_SUPPORT 0 HAS_RE_LEVEL_TIMING_GRAPH_SUPPORT 1 HAS_RISEFALL_DELAY_SUPPORT 1 HAS_SIGNAL_PROBE_SUPPORT 1 HAS_SIGNAL_TAP_SUPPORT 1 HAS_SIMULATOR_SUPPORT 0 HAS_SPLIT_IO_SUPPORT 1 HAS_SPLIT_LC_SUPPORT 1 HAS_SYNTH_FSYN_NETLIST_OPT_SUPPORT 1 HAS_SYNTH_NETLIST_OPT_RETIME_SUPPORT 1 HAS_SYNTH_NETLIST_OPT_SUPPORT 1 HAS_TCL_FITTER_SUPPORT 0 HAS_TECHNOLOGY_MIGRATION_SUPPORT 0 HAS_TEMPLATED_REGISTER_PACKING_SUPPORT 1 HAS_TIME_BORROWING_SUPPORT 0 HAS_TIMING_DRIVEN_SYNTHESIS_SUPPORT 1 HAS_TIMING_INFO_SUPPORT 1 HAS_TIMING_OPERATING_CONDITIONS 1 HAS_TIMING_SIMULATION_SUPPORT 1 HAS_TITAN_BASED_MAC_REGISTER_PACKER_SUPPORT 0 HAS_U2B2_SUPPORT 0 HAS_USER_HIGH_SPEED_LOW_POWER_TILE_SUPPORT 0 HAS_USE_FITTER_INFO_SUPPORT 1 HAS_VCCPD_POWER_RAIL 0 HAS_VERTICAL_MIGRATION_SUPPORT 1 HAS_VIEWDRAW_SYMBOL_SUPPORT 0 HAS_VIO_SUPPORT 1 HAS_VIRTUAL_DEVICES 0 HAS_WYSIWYG_DFFEAS_SUPPORT 1 HAS_XIBISO_WRITER_SUPPORT 1 IFP_USE_LEGACY_IO_CHECKER 0 INCREMENTAL_DESIGN_SUPPORTS_COMPATIBLE_CONSTRAINTS 1 INSTALLED 0 IS_CONFIG_ROM 0 IS_DEFAULT_FAMILY 0 IS_HARDCOPY_FAMILY 0 LVDS_IO 1 M10K_MEMORY 0 M144K_MEMORY 0 M20K_MEMORY 0 M4K_MEMORY 0 M512_MEMORY 0 M9K_MEMORY 1 MLAB_MEMORY 0 MRAM_MEMORY 0 NOT_LISTED 0 NO_RPE_SUPPORT 0 NO_SUPPORT_FOR_LOGICLOCK_CONTENT_BACK_ANNOTATION 1 NO_SUPPORT_FOR_STA_CLOCK_UNCERTAINTY_CHECK 0 NO_TDC_SUPPORT 0 POSTFIT_BAK_DATABASE_EXPORT_ENABLED 1 POSTMAP_BAK_DATABASE_EXPORT_ENABLED 1 PROGRAMMER_SUPPORT 1 QFIT_IN_DEVELOPMENT 0 QMAP_IN_DEVELOPMENT 0 RAM_LOGICAL_NAME_CHECKING_IN_CUT_ENABLED 1 REPORTS_METASTABILITY_MTBF 1 REQUIRES_INSTALLATION_PATCH 0 REQUIRES_LIST_OF_TEMPERATURE_AND_VOLTAGE_OPERATING_CONDITIONS 1 RESERVES_SIGNAL_PROBE_PINS 0 RESOLVE_MAX_FANOUT_EARLY 1 RESOLVE_MAX_FANOUT_LATE 0 RESPECTS_FIXED_SIZED_LOCKED_LOCATION_LOGICLOCK 1 RESTRICTED_USER_SELECTION 0 RISEFALL_SUPPORT_IS_HIDDEN 0 STRICT_TIMING_DB_CHECKS 0 SUPPORTS_ADDITIONAL_OPTIONS_FOR_UNUSED_IO 0 SUPPORTS_CRC 1 SUPPORTS_DIFFERENTIAL_AIOT_BOARD_TRACE_MODEL 1 SUPPORTS_DSP_BALANCING_BACK_ANNOTATION 0 SUPPORTS_GENERATION_OF_EARLY_POWER_ESTIMATOR_FILE 1 SUPPORTS_GLOBAL_SIGNAL_BACK_ANNOTATION 0 SUPPORTS_MAC_CHAIN_OUT_ADDER 0 SUPPORTS_RAM_PACKING_BACK_ANNOTATION 0 SUPPORTS_REG_PACKING_BACK_ANNOTATION 0 SUPPORTS_SIGNALPROBE_REGISTER_PIPELINING 1 SUPPORTS_SINGLE_ENDED_AIOT_BOARD_TRACE_MODEL 1 SUPPORTS_USER_MANUAL_LOGIC_DUPLICATION 1 TMV_RUN_CUSTOMIZABLE_VIEWER 1 TMV_RUN_INTERNAL_DETAILS 1 TMV_RUN_INTERNAL_DETAILS_ON_IO 0 TMV_RUN_INTERNAL_DETAILS_ON_IOBUF 1 TMV_RUN_INTERNAL_DETAILS_ON_LCELL 0 TMV_RUN_INTERNAL_DETAILS_ON_LRAM 0 TRANSCEIVER_3G_BLOCK 0 TRANSCEIVER_6G_BLOCK 0 USES_ACV_FOR_FLED 1 USES_ADB_FOR_BACK_ANNOTATION 1 USES_ALTERA_LNSIM 0 USES_ASIC_ROUTING_POWER_CALCULATOR 0 USES_DATA_DRIVEN_PLL_COMPUTATION_UTIL 1 USES_DEV 1 USES_ICP_FOR_ECO_FITTER 0 USES_LIBERTY_TIMING 0 USES_POWER_SIGNAL_ACTIVITIES 1 USES_THIRD_GENERATION_TIMING_MODELS_TIS 1 USES_U2B2_TIMING_MODELS 0 USE_ADVANCED_IO_POWER_BY_DEFAULT 1 USE_ADVANCED_IO_TIMING_BY_DEFAULT 1 USE_BASE_FAMILY_DDB_PATH 0 USE_OCT_AUTO_CALIBRATION 1 USE_RELAX_IO_ASSIGNMENT_RULES 0 USE_RISEFALL_ONLY 1 USE_SEPARATE_LIST_FOR_TECH_MIGRATION 0 USE_SINGLE_COMPILER_PASS_PLL_MIF_FILE_WRITER 1 USE_TITAN_IO_BASED_IO_REGISTER_PACKER_UTIL 0 WYSIWYG_BUS_WIDTH_CHECKING_IN_CUT_ENABLED 1</parameter> </module> <module kind="altera_avalon_jtag_uart" version="13.0.1.99.2" enabled="1" name="jtag_uart"> <parameter name="allowMultipleConnections" value="false" /> <parameter name="hubInstanceID" value="0" /> <parameter name="readBufferDepth" value="64" /> <parameter name="readIRQThreshold" value="8" /> <parameter name="simInputCharacterStream" value="" /> <parameter name="simInteractiveOptions">NO_INTERACTIVE_WINDOWS</parameter> <parameter name="useRegistersForReadBuffer" value="false" /> <parameter name="useRegistersForWriteBuffer" value="false" /> <parameter name="useRelativePathForSimFile" value="false" /> <parameter name="writeBufferDepth" value="64" /> <parameter name="writeIRQThreshold" value="8" /> <parameter name="avalonSpec" value="2.0" /> </module> <module kind="altera_avalon_pio" version="13.0.1.99.2" enabled="1" name="LEDs"> <parameter name="bitClearingEdgeCapReg" value="false" /> <parameter name="bitModifyingOutReg" value="false" /> <parameter name="captureEdge" value="false" /> <parameter name="direction" value="Output" /> <parameter name="edgeType" value="RISING" /> <parameter name="generateIRQ" value="false" /> <parameter name="irqType" value="LEVEL" /> <parameter name="resetValue" value="0" /> <parameter name="simDoTestBenchWiring" value="false" /> <parameter name="simDrivenValue" value="0" /> <parameter name="width" value="8" /> <parameter name="clockRate" value="50000000" /> </module> <module kind="altera_avalon_pio" version="13.0.1.99.2" enabled="1" name="LEDRs"> <parameter name="bitClearingEdgeCapReg" value="false" /> <parameter name="bitModifyingOutReg" value="false" /> <parameter name="captureEdge" value="false" /> <parameter name="direction" value="Output" /> <parameter name="edgeType" value="RISING" /> <parameter name="generateIRQ" value="false" /> <parameter name="irqType" value="LEVEL" /> <parameter name="resetValue" value="0" /> <parameter name="simDoTestBenchWiring" value="false" /> <parameter name="simDrivenValue" value="0" /> <parameter name="width" value="18" /> <parameter name="clockRate" value="50000000" /> </module> <module kind="altera_avalon_pio" version="13.0.1.99.2" enabled="1" name="switches"> <parameter name="bitClearingEdgeCapReg" value="false" /> <parameter name="bitModifyingOutReg" value="false" /> <parameter name="captureEdge" value="false" /> <parameter name="direction" value="Input" /> <parameter name="edgeType" value="RISING" /> <parameter name="generateIRQ" value="false" /> <parameter name="irqType" value="LEVEL" /> <parameter name="resetValue" value="0" /> <parameter name="simDoTestBenchWiring" value="false" /> <parameter name="simDrivenValue" value="0" /> <parameter name="width" value="18" /> <parameter name="clockRate" value="50000000" /> </module> <module kind="altera_avalon_pio" version="13.0.1.99.2" enabled="1" name="push_switches"> <parameter name="bitClearingEdgeCapReg" value="false" /> <parameter name="bitModifyingOutReg" value="false" /> <parameter name="captureEdge" value="false" /> <parameter name="direction" value="Input" /> <parameter name="edgeType" value="RISING" /> <parameter name="generateIRQ" value="false" /> <parameter name="irqType" value="LEVEL" /> <parameter name="resetValue" value="0" /> <parameter name="simDoTestBenchWiring" value="false" /> <parameter name="simDrivenValue" value="0" /> <parameter name="width" value="3" /> <parameter name="clockRate" value="50000000" /> </module> <module kind="altera_avalon_pio" version="13.0.1.99.2" enabled="1" name="hex0"> <parameter name="bitClearingEdgeCapReg" value="false" /> <parameter name="bitModifyingOutReg" value="false" /> <parameter name="captureEdge" value="false" /> <parameter name="direction" value="Output" /> <parameter name="edgeType" value="RISING" /> <parameter name="generateIRQ" value="false" /> <parameter name="irqType" value="LEVEL" /> <parameter name="resetValue" value="0" /> <parameter name="simDoTestBenchWiring" value="false" /> <parameter name="simDrivenValue" value="0" /> <parameter name="width" value="7" /> <parameter name="clockRate" value="50000000" /> </module> <module kind="altera_avalon_pio" version="13.0.1.99.2" enabled="1" name="hex1"> <parameter name="bitClearingEdgeCapReg" value="false" /> <parameter name="bitModifyingOutReg" value="false" /> <parameter name="captureEdge" value="false" /> <parameter name="direction" value="Output" /> <parameter name="edgeType" value="RISING" /> <parameter name="generateIRQ" value="false" /> <parameter name="irqType" value="LEVEL" /> <parameter name="resetValue" value="0" /> <parameter name="simDoTestBenchWiring" value="false" /> <parameter name="simDrivenValue" value="0" /> <parameter name="width" value="7" /> <parameter name="clockRate" value="50000000" /> </module> <module kind="altera_avalon_pio" version="13.0.1.99.2" enabled="1" name="hex2"> <parameter name="bitClearingEdgeCapReg" value="false" /> <parameter name="bitModifyingOutReg" value="false" /> <parameter name="captureEdge" value="false" /> <parameter name="direction" value="Output" /> <parameter name="edgeType" value="RISING" /> <parameter name="generateIRQ" value="false" /> <parameter name="irqType" value="LEVEL" /> <parameter name="resetValue" value="0" /> <parameter name="simDoTestBenchWiring" value="false" /> <parameter name="simDrivenValue" value="0" /> <parameter name="width" value="7" /> <parameter name="clockRate" value="50000000" /> </module> <module kind="altera_avalon_pio" version="13.0.1.99.2" enabled="1" name="hex3"> <parameter name="bitClearingEdgeCapReg" value="false" /> <parameter name="bitModifyingOutReg" value="false" /> <parameter name="captureEdge" value="false" /> <parameter name="direction" value="Output" /> <parameter name="edgeType" value="RISING" /> <parameter name="generateIRQ" value="false" /> <parameter name="irqType" value="LEVEL" /> <parameter name="resetValue" value="0" /> <parameter name="simDoTestBenchWiring" value="false" /> <parameter name="simDrivenValue" value="0" /> <parameter name="width" value="7" /> <parameter name="clockRate" value="50000000" /> </module> <module kind="altera_avalon_pio" version="13.0.1.99.2" enabled="1" name="hex4"> <parameter name="bitClearingEdgeCapReg" value="false" /> <parameter name="bitModifyingOutReg" value="false" /> <parameter name="captureEdge" value="false" /> <parameter name="direction" value="Output" /> <parameter name="edgeType" value="RISING" /> <parameter name="generateIRQ" value="false" /> <parameter name="irqType" value="LEVEL" /> <parameter name="resetValue" value="0" /> <parameter name="simDoTestBenchWiring" value="false" /> <parameter name="simDrivenValue" value="0" /> <parameter name="width" value="7" /> <parameter name="clockRate" value="50000000" /> </module> <module kind="altera_avalon_pio" version="13.0.1.99.2" enabled="1" name="hex5"> <parameter name="bitClearingEdgeCapReg" value="false" /> <parameter name="bitModifyingOutReg" value="false" /> <parameter name="captureEdge" value="false" /> <parameter name="direction" value="Output" /> <parameter name="edgeType" value="RISING" /> <parameter name="generateIRQ" value="false" /> <parameter name="irqType" value="LEVEL" /> <parameter name="resetValue" value="0" /> <parameter name="simDoTestBenchWiring" value="false" /> <parameter name="simDrivenValue" value="0" /> <parameter name="width" value="7" /> <parameter name="clockRate" value="50000000" /> </module> <module kind="altera_avalon_pio" version="13.0.1.99.2" enabled="1" name="hex6"> <parameter name="bitClearingEdgeCapReg" value="false" /> <parameter name="bitModifyingOutReg" value="false" /> <parameter name="captureEdge" value="false" /> <parameter name="direction" value="Output" /> <parameter name="edgeType" value="RISING" /> <parameter name="generateIRQ" value="false" /> <parameter name="irqType" value="LEVEL" /> <parameter name="resetValue" value="0" /> <parameter name="simDoTestBenchWiring" value="false" /> <parameter name="simDrivenValue" value="0" /> <parameter name="width" value="7" /> <parameter name="clockRate" value="50000000" /> </module> <module kind="altera_avalon_pio" version="13.0.1.99.2" enabled="1" name="hex7"> <parameter name="bitClearingEdgeCapReg" value="false" /> <parameter name="bitModifyingOutReg" value="false" /> <parameter name="captureEdge" value="false" /> <parameter name="direction" value="Output" /> <parameter name="edgeType" value="RISING" /> <parameter name="generateIRQ" value="false" /> <parameter name="irqType" value="LEVEL" /> <parameter name="resetValue" value="0" /> <parameter name="simDoTestBenchWiring" value="false" /> <parameter name="simDrivenValue" value="0" /> <parameter name="width" value="7" /> <parameter name="clockRate" value="50000000" /> </module> <module kind="altera_avalon_lcd_16207" version="13.0.1.99.2" enabled="1" name="lcd_16207_0" /> <module kind="altera_avalon_pio" version="13.0.1.99.2" enabled="1" name="lcd_on"> <parameter name="bitClearingEdgeCapReg" value="false" /> <parameter name="bitModifyingOutReg" value="false" /> <parameter name="captureEdge" value="false" /> <parameter name="direction" value="Output" /> <parameter name="edgeType" value="RISING" /> <parameter name="generateIRQ" value="false" /> <parameter name="irqType" value="LEVEL" /> <parameter name="resetValue" value="0" /> <parameter name="simDoTestBenchWiring" value="false" /> <parameter name="simDrivenValue" value="0" /> <parameter name="width" value="1" /> <parameter name="clockRate" value="50000000" /> </module> <module kind="altera_avalon_pio" version="13.0.1.99.2" enabled="1" name="lcd_blon"> <parameter name="bitClearingEdgeCapReg" value="false" /> <parameter name="bitModifyingOutReg" value="false" /> <parameter name="captureEdge" value="false" /> <parameter name="direction" value="Output" /> <parameter name="edgeType" value="RISING" /> <parameter name="generateIRQ" value="false" /> <parameter name="irqType" value="LEVEL" /> <parameter name="resetValue" value="0" /> <parameter name="simDoTestBenchWiring" value="false" /> <parameter name="simDrivenValue" value="0" /> <parameter name="width" value="1" /> <parameter name="clockRate" value="50000000" /> </module> <connection kind="avalon" version="13.0" start="nios2_processor.instruction_master" end="nios2_processor.jtag_debug_module"> <parameter name="arbitrationPriority" value="1" /> <parameter name="baseAddress" value="0x00040800" /> <parameter name="defaultConnection" value="false" /> </connection> <connection kind="avalon" version="13.0" start="nios2_processor.data_master" end="nios2_processor.jtag_debug_module"> <parameter name="arbitrationPriority" value="1" /> <parameter name="baseAddress" value="0x00040800" /> <parameter name="defaultConnection" value="false" /> </connection> <connection kind="clock" version="13.0" start="clk_0.clk" end="nios2_processor.clk" /> <connection kind="clock" version="13.0" start="clk_0.clk" end="onchip_memory.clk1" /> <connection kind="reset" version="13.0" start="clk_0.clk_reset" end="nios2_processor.reset_n" /> <connection kind="reset" version="13.0" start="clk_0.clk_reset" end="onchip_memory.reset1" /> <connection kind="reset" version="13.0" start="nios2_processor.jtag_debug_module_reset" end="nios2_processor.reset_n" /> <connection kind="reset" version="13.0" start="nios2_processor.jtag_debug_module_reset" end="onchip_memory.reset1" /> <connection kind="avalon" version="13.0" start="nios2_processor.instruction_master" end="onchip_memory.s1"> <parameter name="arbitrationPriority" value="1" /> <parameter name="baseAddress" value="0x0000" /> <parameter name="defaultConnection" value="false" /> </connection> <connection kind="avalon" version="13.0" start="nios2_processor.data_master" end="onchip_memory.s1"> <parameter name="arbitrationPriority" value="1" /> <parameter name="baseAddress" value="0x0000" /> <parameter name="defaultConnection" value="false" /> </connection> <connection kind="reset" version="13.0" start="nios2_processor.jtag_debug_module_reset" end="jtag_uart.reset" /> <connection kind="reset" version="13.0" start="clk_0.clk_reset" end="jtag_uart.reset" /> <connection kind="clock" version="13.0" start="clk_0.clk" end="jtag_uart.clk" /> <connection kind="interrupt" version="13.0" start="nios2_processor.d_irq" end="jtag_uart.irq"> <parameter name="irqNumber" value="5" /> </connection> <connection kind="clock" version="13.0" start="clk_0.clk" end="LEDs.clk" /> <connection kind="reset" version="13.0" start="clk_0.clk_reset" end="LEDs.reset" /> <connection kind="reset" version="13.0" start="nios2_processor.jtag_debug_module_reset" end="LEDs.reset" /> <connection kind="avalon" version="13.0" start="nios2_processor.data_master" end="LEDs.s1"> <parameter name="arbitrationPriority" value="1" /> <parameter name="baseAddress" value="0x000410f0" /> <parameter name="defaultConnection" value="false" /> </connection> <connection kind="avalon" version="13.0" start="nios2_processor.data_master" end="jtag_uart.avalon_jtag_slave"> <parameter name="arbitrationPriority" value="1" /> <parameter name="baseAddress" value="0x00041100" /> <parameter name="defaultConnection" value="false" /> </connection> <connection kind="clock" version="13.0" start="clk_0.clk" end="LEDRs.clk" /> <connection kind="reset" version="13.0" start="clk_0.clk_reset" end="LEDRs.reset" /> <connection kind="avalon" version="13.0" start="nios2_processor.data_master" end="LEDRs.s1"> <parameter name="arbitrationPriority" value="1" /> <parameter name="baseAddress" value="0x000410e0" /> <parameter name="defaultConnection" value="false" /> </connection> <connection kind="reset" version="13.0" start="nios2_processor.jtag_debug_module_reset" end="LEDRs.reset" /> <connection kind="clock" version="13.0" start="clk_0.clk" end="switches.clk" /> <connection kind="reset" version="13.0" start="nios2_processor.jtag_debug_module_reset" end="switches.reset" /> <connection kind="reset" version="13.0" start="clk_0.clk_reset" end="switches.reset" /> <connection kind="avalon" version="13.0" start="nios2_processor.data_master" end="switches.s1"> <parameter name="arbitrationPriority" value="1" /> <parameter name="baseAddress" value="0x000410d0" /> <parameter name="defaultConnection" value="false" /> </connection> <connection kind="clock" version="13.0" start="clk_0.clk" end="push_switches.clk" /> <connection kind="reset" version="13.0" start="clk_0.clk_reset" end="push_switches.reset" /> <connection kind="avalon" version="13.0" start="nios2_processor.data_master" end="push_switches.s1"> <parameter name="arbitrationPriority" value="1" /> <parameter name="baseAddress" value="0x000410c0" /> <parameter name="defaultConnection" value="false" /> </connection> <connection kind="reset" version="13.0" start="nios2_processor.jtag_debug_module_reset" end="push_switches.reset" /> <connection kind="clock" version="13.0" start="clk_0.clk" end="hex0.clk" /> <connection kind="reset" version="13.0" start="clk_0.clk_reset" end="hex0.reset" /> <connection kind="avalon" version="13.0" start="nios2_processor.data_master" end="hex0.s1"> <parameter name="arbitrationPriority" value="1" /> <parameter name="baseAddress" value="0x000410b0" /> <parameter name="defaultConnection" value="false" /> </connection> <connection kind="reset" version="13.0" start="nios2_processor.jtag_debug_module_reset" end="hex0.reset" /> <connection kind="clock" version="13.0" start="clk_0.clk" end="hex1.clk" /> <connection kind="reset" version="13.0" start="clk_0.clk_reset" end="hex1.reset" /> <connection kind="avalon" version="13.0" start="nios2_processor.data_master" end="hex1.s1"> <parameter name="arbitrationPriority" value="1" /> <parameter name="baseAddress" value="0x000410a0" /> <parameter name="defaultConnection" value="false" /> </connection> <connection kind="reset" version="13.0" start="nios2_processor.jtag_debug_module_reset" end="hex1.reset" /> <connection kind="clock" version="13.0" start="clk_0.clk" end="hex2.clk" /> <connection kind="reset" version="13.0" start="clk_0.clk_reset" end="hex2.reset" /> <connection kind="avalon" version="13.0" start="nios2_processor.data_master" end="hex2.s1"> <parameter name="arbitrationPriority" value="1" /> <parameter name="baseAddress" value="0x00041090" /> <parameter name="defaultConnection" value="false" /> </connection> <connection kind="reset" version="13.0" start="nios2_processor.jtag_debug_module_reset" end="hex2.reset" /> <connection kind="clock" version="13.0" start="clk_0.clk" end="hex3.clk" /> <connection kind="reset" version="13.0" start="clk_0.clk_reset" end="hex3.reset" /> <connection kind="avalon" version="13.0" start="nios2_processor.data_master" end="hex3.s1"> <parameter name="arbitrationPriority" value="1" /> <parameter name="baseAddress" value="0x00041080" /> <parameter name="defaultConnection" value="false" /> </connection> <connection kind="reset" version="13.0" start="nios2_processor.jtag_debug_module_reset" end="hex3.reset" /> <connection kind="clock" version="13.0" start="clk_0.clk" end="hex4.clk" /> <connection kind="reset" version="13.0" start="clk_0.clk_reset" end="hex4.reset" /> <connection kind="avalon" version="13.0" start="nios2_processor.data_master" end="hex4.s1"> <parameter name="arbitrationPriority" value="1" /> <parameter name="baseAddress" value="0x00041070" /> <parameter name="defaultConnection" value="false" /> </connection> <connection kind="reset" version="13.0" start="nios2_processor.jtag_debug_module_reset" end="hex4.reset" /> <connection kind="clock" version="13.0" start="clk_0.clk" end="hex5.clk" /> <connection kind="reset" version="13.0" start="clk_0.clk_reset" end="hex5.reset" /> <connection kind="avalon" version="13.0" start="nios2_processor.data_master" end="hex5.s1"> <parameter name="arbitrationPriority" value="1" /> <parameter name="baseAddress" value="0x00041060" /> <parameter name="defaultConnection" value="false" /> </connection> <connection kind="reset" version="13.0" start="nios2_processor.jtag_debug_module_reset" end="hex5.reset" /> <connection kind="clock" version="13.0" start="clk_0.clk" end="hex6.clk" /> <connection kind="reset" version="13.0" start="clk_0.clk_reset" end="hex6.reset" /> <connection kind="avalon" version="13.0" start="nios2_processor.data_master" end="hex6.s1"> <parameter name="arbitrationPriority" value="1" /> <parameter name="baseAddress" value="0x00041050" /> <parameter name="defaultConnection" value="false" /> </connection> <connection kind="reset" version="13.0" start="nios2_processor.jtag_debug_module_reset" end="hex6.reset" /> <connection kind="clock" version="13.0" start="clk_0.clk" end="hex7.clk" /> <connection kind="reset" version="13.0" start="clk_0.clk_reset" end="hex7.reset" /> <connection kind="avalon" version="13.0" start="nios2_processor.data_master" end="hex7.s1"> <parameter name="arbitrationPriority" value="1" /> <parameter name="baseAddress" value="0x00041040" /> <parameter name="defaultConnection" value="false" /> </connection> <connection kind="reset" version="13.0" start="nios2_processor.jtag_debug_module_reset" end="hex7.reset" /> <connection kind="clock" version="13.0" start="clk_0.clk" end="lcd_16207_0.clk" /> <connection kind="reset" version="13.0" start="clk_0.clk_reset" end="lcd_16207_0.reset" /> <connection kind="reset" version="13.0" start="nios2_processor.jtag_debug_module_reset" end="lcd_16207_0.reset" /> <connection kind="avalon" version="13.0" start="nios2_processor.data_master" end="lcd_16207_0.control_slave"> <parameter name="arbitrationPriority" value="1" /> <parameter name="baseAddress" value="0x00041030" /> <parameter name="defaultConnection" value="false" /> </connection> <connection kind="clock" version="13.0" start="clk_0.clk" end="lcd_on.clk" /> <connection kind="clock" version="13.0" start="clk_0.clk" end="lcd_blon.clk" /> <connection kind="reset" version="13.0" start="clk_0.clk_reset" end="lcd_on.reset" /> <connection kind="reset" version="13.0" start="clk_0.clk_reset" end="lcd_blon.reset" /> <connection kind="avalon" version="13.0" start="nios2_processor.data_master" end="lcd_on.s1"> <parameter name="arbitrationPriority" value="1" /> <parameter name="baseAddress" value="0x00041010" /> <parameter name="defaultConnection" value="false" /> </connection> <connection kind="reset" version="13.0" start="nios2_processor.jtag_debug_module_reset" end="lcd_on.reset" /> <connection kind="reset" version="13.0" start="nios2_processor.jtag_debug_module_reset" end="lcd_blon.reset" /> <connection kind="avalon" version="13.0" start="nios2_processor.data_master" end="lcd_blon.s1"> <parameter name="arbitrationPriority" value="1" /> <parameter name="baseAddress" value="0x00041020" /> <parameter name="defaultConnection" value="false" /> </connection> <interconnectRequirement for="$system" name="qsys_mm.clockCrossingAdapter" value="HANDSHAKE" /> <interconnectRequirement for="$system" name="qsys_mm.maxAdditionalLatency" value="1" /> </system>