/* * system.h - SOPC Builder system and BSP software package information * * Machine generated for CPU 'nios2_processor' in SOPC Builder design 'nios_system' * SOPC Builder design path: C:/Users/takayun/Documents/DE2-115/qsys_tutorial/nios_system.sopcinfo * * Generated: Fri Dec 02 01:35:14 JST 2016 */ /* * DO NOT MODIFY THIS FILE * * Changing this file will have subtle consequences * which will almost certainly lead to a nonfunctioning * system. If you do modify this file, be aware that your * changes will be overwritten and lost when this file * is generated again. * * DO NOT MODIFY THIS FILE */ /* * License Agreement * * Copyright (c) 2008 * Altera Corporation, San Jose, California, USA. * All rights reserved. * * Permission is hereby granted, free of charge, to any person obtaining a * copy of this software and associated documentation files (the "Software"), * to deal in the Software without restriction, including without limitation * the rights to use, copy, modify, merge, publish, distribute, sublicense, * and/or sell copies of the Software, and to permit persons to whom the * Software is furnished to do so, subject to the following conditions: * * The above copyright notice and this permission notice shall be included in * all copies or substantial portions of the Software. * * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER * DEALINGS IN THE SOFTWARE. * * This agreement shall be governed in all respects by the laws of the State * of California and by the laws of the United States of America. */ #ifndef __SYSTEM_H_ #define __SYSTEM_H_ /* Include definitions from linker script generator */ #include "linker.h" /* * CPU configuration * */ #define ALT_CPU_ARCHITECTURE "altera_nios2_qsys" #define ALT_CPU_BIG_ENDIAN 0 #define ALT_CPU_BREAK_ADDR 0x40820 #define ALT_CPU_CPU_FREQ 50000000u #define ALT_CPU_CPU_ID_SIZE 1 #define ALT_CPU_CPU_ID_VALUE 0x00000000 #define ALT_CPU_CPU_IMPLEMENTATION "tiny" #define ALT_CPU_DATA_ADDR_WIDTH 0x13 #define ALT_CPU_DCACHE_LINE_SIZE 0 #define ALT_CPU_DCACHE_LINE_SIZE_LOG2 0 #define ALT_CPU_DCACHE_SIZE 0 #define ALT_CPU_EXCEPTION_ADDR 0x20 #define ALT_CPU_FLUSHDA_SUPPORTED #define ALT_CPU_FREQ 50000000 #define ALT_CPU_HARDWARE_DIVIDE_PRESENT 0 #define ALT_CPU_HARDWARE_MULTIPLY_PRESENT 0 #define ALT_CPU_HARDWARE_MULX_PRESENT 0 #define ALT_CPU_HAS_DEBUG_CORE 1 #define ALT_CPU_HAS_DEBUG_STUB #define ALT_CPU_HAS_JMPI_INSTRUCTION #define ALT_CPU_ICACHE_LINE_SIZE 0 #define ALT_CPU_ICACHE_LINE_SIZE_LOG2 0 #define ALT_CPU_ICACHE_SIZE 0 #define ALT_CPU_INST_ADDR_WIDTH 0x13 #define ALT_CPU_NAME "nios2_processor" #define ALT_CPU_RESET_ADDR 0x0 /* * CPU configuration (with legacy prefix - don't use these anymore) * */ #define NIOS2_BIG_ENDIAN 0 #define NIOS2_BREAK_ADDR 0x40820 #define NIOS2_CPU_FREQ 50000000u #define NIOS2_CPU_ID_SIZE 1 #define NIOS2_CPU_ID_VALUE 0x00000000 #define NIOS2_CPU_IMPLEMENTATION "tiny" #define NIOS2_DATA_ADDR_WIDTH 0x13 #define NIOS2_DCACHE_LINE_SIZE 0 #define NIOS2_DCACHE_LINE_SIZE_LOG2 0 #define NIOS2_DCACHE_SIZE 0 #define NIOS2_EXCEPTION_ADDR 0x20 #define NIOS2_FLUSHDA_SUPPORTED #define NIOS2_HARDWARE_DIVIDE_PRESENT 0 #define NIOS2_HARDWARE_MULTIPLY_PRESENT 0 #define NIOS2_HARDWARE_MULX_PRESENT 0 #define NIOS2_HAS_DEBUG_CORE 1 #define NIOS2_HAS_DEBUG_STUB #define NIOS2_HAS_JMPI_INSTRUCTION #define NIOS2_ICACHE_LINE_SIZE 0 #define NIOS2_ICACHE_LINE_SIZE_LOG2 0 #define NIOS2_ICACHE_SIZE 0 #define NIOS2_INST_ADDR_WIDTH 0x13 #define NIOS2_RESET_ADDR 0x0 /* * Define for each module class mastered by the CPU * */ #define __ALTERA_AVALON_JTAG_UART #define __ALTERA_AVALON_LCD_16207 #define __ALTERA_AVALON_ONCHIP_MEMORY2 #define __ALTERA_AVALON_PIO #define __ALTERA_NIOS2_QSYS /* * LEDRs configuration * */ #define ALT_MODULE_CLASS_LEDRs altera_avalon_pio #define LEDRS_BASE 0x410e0 #define LEDRS_BIT_CLEARING_EDGE_REGISTER 0 #define LEDRS_BIT_MODIFYING_OUTPUT_REGISTER 0 #define LEDRS_CAPTURE 0 #define LEDRS_DATA_WIDTH 18 #define LEDRS_DO_TEST_BENCH_WIRING 0 #define LEDRS_DRIVEN_SIM_VALUE 0 #define LEDRS_EDGE_TYPE "NONE" #define LEDRS_FREQ 50000000 #define LEDRS_HAS_IN 0 #define LEDRS_HAS_OUT 1 #define LEDRS_HAS_TRI 0 #define LEDRS_IRQ -1 #define LEDRS_IRQ_INTERRUPT_CONTROLLER_ID -1 #define LEDRS_IRQ_TYPE "NONE" #define LEDRS_NAME "/dev/LEDRs" #define LEDRS_RESET_VALUE 0 #define LEDRS_SPAN 16 #define LEDRS_TYPE "altera_avalon_pio" /* * LEDs configuration * */ #define ALT_MODULE_CLASS_LEDs altera_avalon_pio #define LEDS_BASE 0x410f0 #define LEDS_BIT_CLEARING_EDGE_REGISTER 0 #define LEDS_BIT_MODIFYING_OUTPUT_REGISTER 0 #define LEDS_CAPTURE 0 #define LEDS_DATA_WIDTH 8 #define LEDS_DO_TEST_BENCH_WIRING 0 #define LEDS_DRIVEN_SIM_VALUE 0 #define LEDS_EDGE_TYPE "NONE" #define LEDS_FREQ 50000000 #define LEDS_HAS_IN 0 #define LEDS_HAS_OUT 1 #define LEDS_HAS_TRI 0 #define LEDS_IRQ -1 #define LEDS_IRQ_INTERRUPT_CONTROLLER_ID -1 #define LEDS_IRQ_TYPE "NONE" #define LEDS_NAME "/dev/LEDs" #define LEDS_RESET_VALUE 0 #define LEDS_SPAN 16 #define LEDS_TYPE "altera_avalon_pio" /* * System configuration * */ #define ALT_DEVICE_FAMILY "Cyclone IV E" #define ALT_ENHANCED_INTERRUPT_API_PRESENT #define ALT_IRQ_BASE NULL #define ALT_LOG_PORT "/dev/null" #define ALT_LOG_PORT_BASE 0x0 #define ALT_LOG_PORT_DEV null #define ALT_LOG_PORT_TYPE "" #define ALT_NUM_EXTERNAL_INTERRUPT_CONTROLLERS 0 #define ALT_NUM_INTERNAL_INTERRUPT_CONTROLLERS 1 #define ALT_NUM_INTERRUPT_CONTROLLERS 1 #define ALT_STDERR "/dev/jtag_uart" #define ALT_STDERR_BASE 0x41100 #define ALT_STDERR_DEV jtag_uart #define ALT_STDERR_IS_JTAG_UART #define ALT_STDERR_PRESENT #define ALT_STDERR_TYPE "altera_avalon_jtag_uart" #define ALT_STDIN "/dev/jtag_uart" #define ALT_STDIN_BASE 0x41100 #define ALT_STDIN_DEV jtag_uart #define ALT_STDIN_IS_JTAG_UART #define ALT_STDIN_PRESENT #define ALT_STDIN_TYPE "altera_avalon_jtag_uart" #define ALT_STDOUT "/dev/jtag_uart" #define ALT_STDOUT_BASE 0x41100 #define ALT_STDOUT_DEV jtag_uart #define ALT_STDOUT_IS_JTAG_UART #define ALT_STDOUT_PRESENT #define ALT_STDOUT_TYPE "altera_avalon_jtag_uart" #define ALT_SYSTEM_NAME "nios_system" /* * hal configuration * */ #define ALT_MAX_FD 32 #define ALT_SYS_CLK none #define ALT_TIMESTAMP_CLK none /* * hex0 configuration * */ #define ALT_MODULE_CLASS_hex0 altera_avalon_pio #define HEX0_BASE 0x410b0 #define HEX0_BIT_CLEARING_EDGE_REGISTER 0 #define HEX0_BIT_MODIFYING_OUTPUT_REGISTER 0 #define HEX0_CAPTURE 0 #define HEX0_DATA_WIDTH 7 #define HEX0_DO_TEST_BENCH_WIRING 0 #define HEX0_DRIVEN_SIM_VALUE 0 #define HEX0_EDGE_TYPE "NONE" #define HEX0_FREQ 50000000 #define HEX0_HAS_IN 0 #define HEX0_HAS_OUT 1 #define HEX0_HAS_TRI 0 #define HEX0_IRQ -1 #define HEX0_IRQ_INTERRUPT_CONTROLLER_ID -1 #define HEX0_IRQ_TYPE "NONE" #define HEX0_NAME "/dev/hex0" #define HEX0_RESET_VALUE 0 #define HEX0_SPAN 16 #define HEX0_TYPE "altera_avalon_pio" /* * hex1 configuration * */ #define ALT_MODULE_CLASS_hex1 altera_avalon_pio #define HEX1_BASE 0x410a0 #define HEX1_BIT_CLEARING_EDGE_REGISTER 0 #define HEX1_BIT_MODIFYING_OUTPUT_REGISTER 0 #define HEX1_CAPTURE 0 #define HEX1_DATA_WIDTH 7 #define HEX1_DO_TEST_BENCH_WIRING 0 #define HEX1_DRIVEN_SIM_VALUE 0 #define HEX1_EDGE_TYPE "NONE" #define HEX1_FREQ 50000000 #define HEX1_HAS_IN 0 #define HEX1_HAS_OUT 1 #define HEX1_HAS_TRI 0 #define HEX1_IRQ -1 #define HEX1_IRQ_INTERRUPT_CONTROLLER_ID -1 #define HEX1_IRQ_TYPE "NONE" #define HEX1_NAME "/dev/hex1" #define HEX1_RESET_VALUE 0 #define HEX1_SPAN 16 #define HEX1_TYPE "altera_avalon_pio" /* * hex2 configuration * */ #define ALT_MODULE_CLASS_hex2 altera_avalon_pio #define HEX2_BASE 0x41090 #define HEX2_BIT_CLEARING_EDGE_REGISTER 0 #define HEX2_BIT_MODIFYING_OUTPUT_REGISTER 0 #define HEX2_CAPTURE 0 #define HEX2_DATA_WIDTH 7 #define HEX2_DO_TEST_BENCH_WIRING 0 #define HEX2_DRIVEN_SIM_VALUE 0 #define HEX2_EDGE_TYPE "NONE" #define HEX2_FREQ 50000000 #define HEX2_HAS_IN 0 #define HEX2_HAS_OUT 1 #define HEX2_HAS_TRI 0 #define HEX2_IRQ -1 #define HEX2_IRQ_INTERRUPT_CONTROLLER_ID -1 #define HEX2_IRQ_TYPE "NONE" #define HEX2_NAME "/dev/hex2" #define HEX2_RESET_VALUE 0 #define HEX2_SPAN 16 #define HEX2_TYPE "altera_avalon_pio" /* * hex3 configuration * */ #define ALT_MODULE_CLASS_hex3 altera_avalon_pio #define HEX3_BASE 0x41080 #define HEX3_BIT_CLEARING_EDGE_REGISTER 0 #define HEX3_BIT_MODIFYING_OUTPUT_REGISTER 0 #define HEX3_CAPTURE 0 #define HEX3_DATA_WIDTH 7 #define HEX3_DO_TEST_BENCH_WIRING 0 #define HEX3_DRIVEN_SIM_VALUE 0 #define HEX3_EDGE_TYPE "NONE" #define HEX3_FREQ 50000000 #define HEX3_HAS_IN 0 #define HEX3_HAS_OUT 1 #define HEX3_HAS_TRI 0 #define HEX3_IRQ -1 #define HEX3_IRQ_INTERRUPT_CONTROLLER_ID -1 #define HEX3_IRQ_TYPE "NONE" #define HEX3_NAME "/dev/hex3" #define HEX3_RESET_VALUE 0 #define HEX3_SPAN 16 #define HEX3_TYPE "altera_avalon_pio" /* * hex4 configuration * */ #define ALT_MODULE_CLASS_hex4 altera_avalon_pio #define HEX4_BASE 0x41070 #define HEX4_BIT_CLEARING_EDGE_REGISTER 0 #define HEX4_BIT_MODIFYING_OUTPUT_REGISTER 0 #define HEX4_CAPTURE 0 #define HEX4_DATA_WIDTH 7 #define HEX4_DO_TEST_BENCH_WIRING 0 #define HEX4_DRIVEN_SIM_VALUE 0 #define HEX4_EDGE_TYPE "NONE" #define HEX4_FREQ 50000000 #define HEX4_HAS_IN 0 #define HEX4_HAS_OUT 1 #define HEX4_HAS_TRI 0 #define HEX4_IRQ -1 #define HEX4_IRQ_INTERRUPT_CONTROLLER_ID -1 #define HEX4_IRQ_TYPE "NONE" #define HEX4_NAME "/dev/hex4" #define HEX4_RESET_VALUE 0 #define HEX4_SPAN 16 #define HEX4_TYPE "altera_avalon_pio" /* * hex5 configuration * */ #define ALT_MODULE_CLASS_hex5 altera_avalon_pio #define HEX5_BASE 0x41060 #define HEX5_BIT_CLEARING_EDGE_REGISTER 0 #define HEX5_BIT_MODIFYING_OUTPUT_REGISTER 0 #define HEX5_CAPTURE 0 #define HEX5_DATA_WIDTH 7 #define HEX5_DO_TEST_BENCH_WIRING 0 #define HEX5_DRIVEN_SIM_VALUE 0 #define HEX5_EDGE_TYPE "NONE" #define HEX5_FREQ 50000000 #define HEX5_HAS_IN 0 #define HEX5_HAS_OUT 1 #define HEX5_HAS_TRI 0 #define HEX5_IRQ -1 #define HEX5_IRQ_INTERRUPT_CONTROLLER_ID -1 #define HEX5_IRQ_TYPE "NONE" #define HEX5_NAME "/dev/hex5" #define HEX5_RESET_VALUE 0 #define HEX5_SPAN 16 #define HEX5_TYPE "altera_avalon_pio" /* * hex6 configuration * */ #define ALT_MODULE_CLASS_hex6 altera_avalon_pio #define HEX6_BASE 0x41050 #define HEX6_BIT_CLEARING_EDGE_REGISTER 0 #define HEX6_BIT_MODIFYING_OUTPUT_REGISTER 0 #define HEX6_CAPTURE 0 #define HEX6_DATA_WIDTH 7 #define HEX6_DO_TEST_BENCH_WIRING 0 #define HEX6_DRIVEN_SIM_VALUE 0 #define HEX6_EDGE_TYPE "NONE" #define HEX6_FREQ 50000000 #define HEX6_HAS_IN 0 #define HEX6_HAS_OUT 1 #define HEX6_HAS_TRI 0 #define HEX6_IRQ -1 #define HEX6_IRQ_INTERRUPT_CONTROLLER_ID -1 #define HEX6_IRQ_TYPE "NONE" #define HEX6_NAME "/dev/hex6" #define HEX6_RESET_VALUE 0 #define HEX6_SPAN 16 #define HEX6_TYPE "altera_avalon_pio" /* * hex7 configuration * */ #define ALT_MODULE_CLASS_hex7 altera_avalon_pio #define HEX7_BASE 0x41040 #define HEX7_BIT_CLEARING_EDGE_REGISTER 0 #define HEX7_BIT_MODIFYING_OUTPUT_REGISTER 0 #define HEX7_CAPTURE 0 #define HEX7_DATA_WIDTH 7 #define HEX7_DO_TEST_BENCH_WIRING 0 #define HEX7_DRIVEN_SIM_VALUE 0 #define HEX7_EDGE_TYPE "NONE" #define HEX7_FREQ 50000000 #define HEX7_HAS_IN 0 #define HEX7_HAS_OUT 1 #define HEX7_HAS_TRI 0 #define HEX7_IRQ -1 #define HEX7_IRQ_INTERRUPT_CONTROLLER_ID -1 #define HEX7_IRQ_TYPE "NONE" #define HEX7_NAME "/dev/hex7" #define HEX7_RESET_VALUE 0 #define HEX7_SPAN 16 #define HEX7_TYPE "altera_avalon_pio" /* * jtag_uart configuration * */ #define ALT_MODULE_CLASS_jtag_uart altera_avalon_jtag_uart #define JTAG_UART_BASE 0x41100 #define JTAG_UART_IRQ 5 #define JTAG_UART_IRQ_INTERRUPT_CONTROLLER_ID 0 #define JTAG_UART_NAME "/dev/jtag_uart" #define JTAG_UART_READ_DEPTH 64 #define JTAG_UART_READ_THRESHOLD 8 #define JTAG_UART_SPAN 8 #define JTAG_UART_TYPE "altera_avalon_jtag_uart" #define JTAG_UART_WRITE_DEPTH 64 #define JTAG_UART_WRITE_THRESHOLD 8 /* * lcd_16207_0 configuration * */ #define ALT_MODULE_CLASS_lcd_16207_0 altera_avalon_lcd_16207 #define LCD_16207_0_BASE 0x41030 #define LCD_16207_0_IRQ -1 #define LCD_16207_0_IRQ_INTERRUPT_CONTROLLER_ID -1 #define LCD_16207_0_NAME "/dev/lcd_16207_0" #define LCD_16207_0_SPAN 16 #define LCD_16207_0_TYPE "altera_avalon_lcd_16207" /* * lcd_blon configuration * */ #define ALT_MODULE_CLASS_lcd_blon altera_avalon_pio #define LCD_BLON_BASE 0x41020 #define LCD_BLON_BIT_CLEARING_EDGE_REGISTER 0 #define LCD_BLON_BIT_MODIFYING_OUTPUT_REGISTER 0 #define LCD_BLON_CAPTURE 0 #define LCD_BLON_DATA_WIDTH 1 #define LCD_BLON_DO_TEST_BENCH_WIRING 0 #define LCD_BLON_DRIVEN_SIM_VALUE 0 #define LCD_BLON_EDGE_TYPE "NONE" #define LCD_BLON_FREQ 50000000 #define LCD_BLON_HAS_IN 0 #define LCD_BLON_HAS_OUT 1 #define LCD_BLON_HAS_TRI 0 #define LCD_BLON_IRQ -1 #define LCD_BLON_IRQ_INTERRUPT_CONTROLLER_ID -1 #define LCD_BLON_IRQ_TYPE "NONE" #define LCD_BLON_NAME "/dev/lcd_blon" #define LCD_BLON_RESET_VALUE 0 #define LCD_BLON_SPAN 16 #define LCD_BLON_TYPE "altera_avalon_pio" /* * lcd_on configuration * */ #define ALT_MODULE_CLASS_lcd_on altera_avalon_pio #define LCD_ON_BASE 0x41010 #define LCD_ON_BIT_CLEARING_EDGE_REGISTER 0 #define LCD_ON_BIT_MODIFYING_OUTPUT_REGISTER 0 #define LCD_ON_CAPTURE 0 #define LCD_ON_DATA_WIDTH 1 #define LCD_ON_DO_TEST_BENCH_WIRING 0 #define LCD_ON_DRIVEN_SIM_VALUE 0 #define LCD_ON_EDGE_TYPE "NONE" #define LCD_ON_FREQ 50000000 #define LCD_ON_HAS_IN 0 #define LCD_ON_HAS_OUT 1 #define LCD_ON_HAS_TRI 0 #define LCD_ON_IRQ -1 #define LCD_ON_IRQ_INTERRUPT_CONTROLLER_ID -1 #define LCD_ON_IRQ_TYPE "NONE" #define LCD_ON_NAME "/dev/lcd_on" #define LCD_ON_RESET_VALUE 0 #define LCD_ON_SPAN 16 #define LCD_ON_TYPE "altera_avalon_pio" /* * onchip_memory configuration * */ #define ALT_MODULE_CLASS_onchip_memory altera_avalon_onchip_memory2 #define ONCHIP_MEMORY_ALLOW_IN_SYSTEM_MEMORY_CONTENT_EDITOR 0 #define ONCHIP_MEMORY_ALLOW_MRAM_SIM_CONTENTS_ONLY_FILE 0 #define ONCHIP_MEMORY_BASE 0x0 #define ONCHIP_MEMORY_CONTENTS_INFO "" #define ONCHIP_MEMORY_DUAL_PORT 0 #define ONCHIP_MEMORY_GUI_RAM_BLOCK_TYPE "AUTO" #define ONCHIP_MEMORY_INIT_CONTENTS_FILE "nios_system_onchip_memory" #define ONCHIP_MEMORY_INIT_MEM_CONTENT 1 #define ONCHIP_MEMORY_INSTANCE_ID "NONE" #define ONCHIP_MEMORY_IRQ -1 #define ONCHIP_MEMORY_IRQ_INTERRUPT_CONTROLLER_ID -1 #define ONCHIP_MEMORY_NAME "/dev/onchip_memory" #define ONCHIP_MEMORY_NON_DEFAULT_INIT_FILE_ENABLED 0 #define ONCHIP_MEMORY_RAM_BLOCK_TYPE "AUTO" #define ONCHIP_MEMORY_READ_DURING_WRITE_MODE "DONT_CARE" #define ONCHIP_MEMORY_SINGLE_CLOCK_OP 0 #define ONCHIP_MEMORY_SIZE_MULTIPLE 1 #define ONCHIP_MEMORY_SIZE_VALUE 204800 #define ONCHIP_MEMORY_SPAN 204800 #define ONCHIP_MEMORY_TYPE "altera_avalon_onchip_memory2" #define ONCHIP_MEMORY_WRITABLE 1 /* * push_switches configuration * */ #define ALT_MODULE_CLASS_push_switches altera_avalon_pio #define PUSH_SWITCHES_BASE 0x410c0 #define PUSH_SWITCHES_BIT_CLEARING_EDGE_REGISTER 0 #define PUSH_SWITCHES_BIT_MODIFYING_OUTPUT_REGISTER 0 #define PUSH_SWITCHES_CAPTURE 0 #define PUSH_SWITCHES_DATA_WIDTH 3 #define PUSH_SWITCHES_DO_TEST_BENCH_WIRING 0 #define PUSH_SWITCHES_DRIVEN_SIM_VALUE 0 #define PUSH_SWITCHES_EDGE_TYPE "NONE" #define PUSH_SWITCHES_FREQ 50000000 #define PUSH_SWITCHES_HAS_IN 1 #define PUSH_SWITCHES_HAS_OUT 0 #define PUSH_SWITCHES_HAS_TRI 0 #define PUSH_SWITCHES_IRQ -1 #define PUSH_SWITCHES_IRQ_INTERRUPT_CONTROLLER_ID -1 #define PUSH_SWITCHES_IRQ_TYPE "NONE" #define PUSH_SWITCHES_NAME "/dev/push_switches" #define PUSH_SWITCHES_RESET_VALUE 0 #define PUSH_SWITCHES_SPAN 16 #define PUSH_SWITCHES_TYPE "altera_avalon_pio" /* * switches configuration * */ #define ALT_MODULE_CLASS_switches altera_avalon_pio #define SWITCHES_BASE 0x410d0 #define SWITCHES_BIT_CLEARING_EDGE_REGISTER 0 #define SWITCHES_BIT_MODIFYING_OUTPUT_REGISTER 0 #define SWITCHES_CAPTURE 0 #define SWITCHES_DATA_WIDTH 18 #define SWITCHES_DO_TEST_BENCH_WIRING 0 #define SWITCHES_DRIVEN_SIM_VALUE 0 #define SWITCHES_EDGE_TYPE "NONE" #define SWITCHES_FREQ 50000000 #define SWITCHES_HAS_IN 1 #define SWITCHES_HAS_OUT 0 #define SWITCHES_HAS_TRI 0 #define SWITCHES_IRQ -1 #define SWITCHES_IRQ_INTERRUPT_CONTROLLER_ID -1 #define SWITCHES_IRQ_TYPE "NONE" #define SWITCHES_NAME "/dev/switches" #define SWITCHES_RESET_VALUE 0 #define SWITCHES_SPAN 16 #define SWITCHES_TYPE "altera_avalon_pio" #endif /* __SYSTEM_H_ */